

# Impedance & insertion loss coupon generator



# Replaces time consuming manual or scripted coupon generation

**CGen PCB** 

CGen Si

# polarinstruments.com



## Accurate impedance & insertion loss coupon generation.

You can reduce the time-consuming process of manually creating impedance coupons to minutes and powerful new features take coupon generation to new levels of control and flexibility.



## **Powerful new features**

Through a series of easy stages CGen presents a choice of coupon styles and impedance probes and allows coupons to be edited in real-time before automatically creating and exporting a complete set of Gerber files. This makes front-end generation of CAM photo tools for PCB fabrication faster, more cost-effective and significantly reduces errors during preparation and test. Enhanced real-time editing and generation routines, as well as a new copper-thieving algorithm, ensure greater control and accuracy.

## Easy import of stackup data

Coupon generator for Speedstack or standalone use

Real-time editing with easy graphical displays

Reduces cost time & errors

Speeds front end tooling

Creates and exports Gerber RS274X and NC drill file

Impedance-controlled layer stackup designs can be entered manually or imported directly into CGen from Speedstack or industry-standard stackup tools. Power users familiar with scripting can also import third party XML stack files.

Although CGen may be used as a standalone system for coupon generation, it performs best alongside Speedstack layer stackup design & documentation sytem with either Polar Si8000m impedance solver or Si9000e insertion loss field solver tools. This creates a comprehensive and seamless process from layer stackup design with impedance and transmission line calculations to coupon generation. The coupon design can be shared between different companies within the PCB fabrication process, increasing the speed and minimising the risk of human error and mis-communication.





## Impedance Coupons CGen PCB

Once the stackup and impedance structures requirements have been defined CGen offers a series of impedance coupon styles to support a variety of test probe selections. By optimising the structure positioning CGen reduces coupon real-estate during panelisation; CGen outputs the coupons in industry standard Gerber format. CGen also guides you to use the most popular (and lowest cost) probe styles to minimise your test system running costs.

- · Seamless integration from stackup to coupon design
- Supports manual, scripted or imported files
- Imports third party XML stack files
- Direct import from Speedstack PCB & Speedstack Si
- Compatible with Si8000m & Si9000e Polar impedance field solvers

## Coupons or on boards?

Often customers ask us – which is best – on board or on coupon test? Both have their advantages and disadvantages. For example testing the PCB itself tests "the actual trace", but the trace may be difficult to locate and probing and ground point access less easy than on a coupon – so some of the perceived advantages of "on board" may be eroded by the compromises needed for test access. In addition testing on board increases unnecessary handling and adds a production step in the PCB process. Coupons can be optimised for test and minimise the chance of operator error – or the need to compromise the interconnection that is sometimes necessary on board. However – neither method is "right or wrong" fabricators and OEMs need to work together to decide if the advantages of one method outweigh the other for each particular application. Should you choose the on board rather than the coupon test route, Polar CITS880s is optimised for both coupons and on board test – and supports both variable pitch and groundless differential on board test probes for such dedicated applications.

## **Insertion loss coupons CGen Si**

CGen Si incorporates all the features of CGen and adds new single-ended and differential insertion loss coupon styles including both SPP & SET2DIL coupon capability.

CGen Si generates coupons which meet the OEM guidelines and include advanced features such as fiber weave mitigation which is regularly deployed on ultra high speed traces to minimise the effects of varying substrate characteristics as the transmission line traverses the weave.

(Note though that designs for insertion loss coupons are still being fine tuned by OEMs and final adjustment of launch and via structures may still be required. Polar always recommends an open dialog between fabricator and the board design authority when working on higher speed designs).



## Extensive suite of editing tools

Extensive editing features for the stackup and structures allow changes to be made and displayed in real time providing greater control over different elements within the coupon build. Coupon properties such as signal-pad, anti-pad ground and hole sizes can also be edited. CGen also supports copper pours and fills as well as dynamic adjustment of copper thieving.

Any errors on impedance coupons are highlighted, allowing the operator to correct potential problems before panelisation.

## High layer count / think boards

On thick boards or boards with high layer count, it may be necessary to back drill.



## File creation and export

Once the layer stackup for the coupon has been finalised, CGen creates and exports Gerber RS274X files and an NC drill file. The extended Gerber RS274X files enhance precise positioning of the photo-plot and ensure that comprehensive stack data is passed seamlessly and accurately to industry-standard CAD/CAM software for the panelisation process.

# Save money on testing with preferred probes

Minimise your IP probe costs by ensuring your coupons are designed for testing with Polar preferred probes. For a full list of probe footprints please refer to Application Note AP146 and related notes on the Polar website.



- Choice of single-ended and differential-loss coupon styles
- Choice of test-probe footprints
- Add, remove or replace layers
- Preview edits in real-time
- Track changes and highlight errors
- Dynamically adjust copper thieving
- Automatically engineer test probe interconnects



## **Probe footprints**



# Ordering Information

CGen PCB Impedance coupon generator

CGen Si Impedance & insertion loss coupon generator

# **Specifications**

| Import                                                                | Layer Count                                                        | Delta-L 4.0                                                                                  |
|-----------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| Speedstack stackup                                                    | Unlimited                                                          | System requirements:                                                                         |
| Si8000m impedance structure<br>Si9000e impedance or loss<br>structure | <b>Coupon Styles</b><br>CGen PCB – 7 impedance styles              | System requirements are outlined in Polar Application Note AP605                             |
| XML Coupon file                                                       | CGen Si – as above plus:<br>Differential SPP                       | Licenses:<br>CGen licenses are activated by                                                  |
| Export<br>Gerber RS274X(A)                                            | Single ended SPP<br>GGB SET2DIL / SET2SEIL<br>SMA 2<br>Delta-L 3.0 | FlexNet. A variety of licensing<br>options is available.<br>Check Polar Instruments website. |
| Gerber RS274X(B)<br>NC Drill<br>CITS impedance test file              |                                                                    |                                                                                              |

#### Polarcare maintenance and support

Polarcare provides technical support as well as updates and license protection. Polarcare subscribers may submit feedback to the Polarcare development panel to influence future maintenance releases. In addition, Polarcare provides protection for your software and license against total loss from any cause. The Polarcare brochure and the Polar website include details of the full range of Polarcare benefits.

#### About Polar Instruments

Polar Instruments is a market leader in designing and manufacturing tools to simplify and enhance the design, fabrication and testing of printed circuit boards (PCBs). Their innovative tools include the industry-standard Controlled Impedance Test System (CITS) which provides the global PCB industry with an easy-to-use test system for high-speed digital and RF boards, as well as class-leading tools for fast and accurate design and testing of controlled impedance in PCBs. Polar also leads the industry in tools for automated PCB layer stackup design and documentation. Polar Instruments was established in 1976 and now has operations and channel partners in the US, UK, Europe and Asia Pacific.

### USA / CANADA / MEXICO Polar Instruments Inc

T: (503) 356 5270

E: erik.bateham@polarinstruments.com

#### ASIA / PACIFIC / SINGAPORE \* Polar Instruments (Asia Pacific) Pte Ltd T: +65 6873 7470

E: terence.chew@polarinstruments.asia

## Polar Instruments Ltd (Head Office)

T: +44 23 9226 9113

E: martyn.gaudion@polarinstruments.com

### GERMANY, AUSTRIA, SWITZERLAND \* Polar Instruments GmbH T: +43 7666 20041-0

E: hermann.reischer@polarinstruments.eu

#### UK/ EUROPE/ REST OF WORLD Polar Instruments (Europe) Ltd T: +44 23 9226 9113

E: neil.chamberlain@polarinstruments.com

\* Authorised distributor for Polar Instruments Ltd's products. These independent operations are neither agents or subsidiaries of Polar Instruments Ltd.<sup>©</sup> Polar Instruments 2024. Polar Instruments pursues a policy of continuous improvement. The specifications in this document may therefore be changed without notice. All trademarks recognised. LIT225: 2024